中山大学软件学院 2009级软件工程专业(2010学年春季学期)

# 《计算机组成原理与接口技术》期末考试试卷

## 答案(A)

(考试形式: 闭卷 考试时间:2小时)



## 《中山大学授予学士学位工作细则》第六条

## 考试作弊不授予学士学位

| 方向    |                                                                                    |
|-------|------------------------------------------------------------------------------------|
| 注意    | 答案一定要写在答题纸上,写在本试卷中不给分。本试卷要和答卷一起交回。                                                 |
| Part  | I Fill in blanks (20 points)                                                       |
| 1. (  | B points) In every computer there are three types of buses:,                       |
|       | ·                                                                                  |
|       | ddress bus, data bus, control bus                                                  |
| 2. (  | points) A CPU consists of three basic parts:,, and                                 |
| A     | LU, register, control unit                                                         |
| 3.    | 2 points) In Intel literature concerning 8086/8088, there are two types of         |
| addı  | esses:is the 20-bit address, logical address can be consists                       |
|       | , and offset address .                                                             |
|       | hysical address, segment value                                                     |
| 4. (  | points) Cache memory is placed between and, there are three typ                    |
| of ca | he organization:, and                                                              |
| (     | PU, main memory, fully associative, direct mapped, set associative                 |
|       |                                                                                    |
| 5. (  | point) If SP=2000H, six PUSHs and two POPs have been executed, then the            |
| curi  | ent SP=                                                                            |
|       | FF8H                                                                               |
| 6. (  | points) If 8259 is used with an 8088 CPU, the ICW2 is 08H, the interrupt of IR6 is |
|       | H, the interrupt vector table location for IR6 is H.                               |

#### 0EH, 0000: 0038H

7. (2 points) To ensure the integrity of the contents of ROM and RAM, the \_\_\_\_\_\_ is used for ROM, the \_\_\_\_\_\_ is used for RAM.

Checksum, parity bit
8. (2 points) State the status of AO and BHE when accessing an even-addressed byte.
AO= \_\_\_\_\_ , BHE=\_\_\_\_\_ .
0, 0

Part II Answer the following questions. (15 points)

1. (8 points) Suppose three values x, y, and z are stored in a machine's memory. Describe the sequence of events (loading registers from memory, saving values in memory, and so on) that leads to the computation of x + y - z. How about (2x) + y?

To compute x+y-z, each of the values must be retrieved from memory and placed in a register, the sum of x and y must be computed and saved in another register, z must be subtracted from that sum, and the final answer must be stored in memory.

A similar process is required to compute (2x)+y. The point of this example is that the multiplication by 2 is accomplished by adding x to x.

2. (7 points) What is the function of the interrupt vector table? How many bytes are used by the interrupt vector table, and why?

The interrupt vector table is used to hold the CS:IP of each ISR. There are 1024 bytes in interrupt vector table, since there are 256 interrupts and each interrupt takes 4 bytes.

Part III Choose the best answer from the choices. (20分)

- 1. (2 point) The purpose of decoder in CPU is ( )
  - A: Choose the special data to ALU
  - B: Instruction decoder
  - C: Address decoder
  - D: Data decoder

| 2. (2 points) Which one of the following is used to express the address in computer? |  |  |  |  |  |  |  |  |
|--------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| ( )                                                                                  |  |  |  |  |  |  |  |  |
| A: signedmagnitude representation B: 1's complement                                  |  |  |  |  |  |  |  |  |
| C: unsigned number D: 2's complement                                                 |  |  |  |  |  |  |  |  |
| C                                                                                    |  |  |  |  |  |  |  |  |
| 3. (2 points) Main memory block can be placed into the cache of any location in the  |  |  |  |  |  |  |  |  |
| address mapping  A. associative B. set associative C. segment D. direct              |  |  |  |  |  |  |  |  |
| in abboolative by bot abboolative of boomen.                                         |  |  |  |  |  |  |  |  |
| A                                                                                    |  |  |  |  |  |  |  |  |
| 4、(2 points) Which instruction is wrong?()                                           |  |  |  |  |  |  |  |  |
| A: IN AL, DX B: OUT DX, AX                                                           |  |  |  |  |  |  |  |  |
| C: IN DX, AL D: OUT DX, AL                                                           |  |  |  |  |  |  |  |  |
| C                                                                                    |  |  |  |  |  |  |  |  |
| 5. (2 points) The CPU finishes the present ( ) before it responds with HOLDA.        |  |  |  |  |  |  |  |  |
| A: procedure B: instruction                                                          |  |  |  |  |  |  |  |  |
| C: clock period D: bus cycle                                                         |  |  |  |  |  |  |  |  |
| D                                                                                    |  |  |  |  |  |  |  |  |
|                                                                                      |  |  |  |  |  |  |  |  |
| 6. (2 points) According to the little endian convention, the hexadecimal number      |  |  |  |  |  |  |  |  |
| 12345678H will be stored from the lower address to higher address as, ( )            |  |  |  |  |  |  |  |  |
| A. 12345678 B. 78563412 C. 56781234 D. 34127856                                      |  |  |  |  |  |  |  |  |
| В                                                                                    |  |  |  |  |  |  |  |  |
|                                                                                      |  |  |  |  |  |  |  |  |
| 7. (2 points) DA1 DB 4 DUP (0, 2 DUP (1, 0, 0)), the size of DA1 is ().              |  |  |  |  |  |  |  |  |
| A:28 B: 24 C: 20 D: 16                                                               |  |  |  |  |  |  |  |  |
| A                                                                                    |  |  |  |  |  |  |  |  |
|                                                                                      |  |  |  |  |  |  |  |  |
| 8. (2 points) Microinstructions are placed in ( )                                    |  |  |  |  |  |  |  |  |
| A: memory controller B: main memory                                                  |  |  |  |  |  |  |  |  |
| C: control memory D: Cache                                                           |  |  |  |  |  |  |  |  |

9. (2 points) In the IBM PC, the 74LS373 is used for ()

A: Address latch

B: isolating the address bus

C: address bus boosting

D: All of the above

D

10. (2 points) For a special RAM chip, the organization is  $512 \times 8$ , the total number of address pins and data pins is ( ).

A: 21

B:17

C: 19

D:20

В

Part IV In a 5-level interrupt system, the default interrupt priority is  $1\rightarrow 2\rightarrow 3\rightarrow 4\rightarrow 5$ . The interrupt mask bits are set to change the interrupt priority to  $1\rightarrow 2\rightarrow 4\rightarrow 3\rightarrow 5$ . During the CPU execution of a program, IR2 and IR3 interrupt request arrive, when IR3 is being processed, IR4 and IR5 request arrive at the same time. At the end of IR4, IR1 interrupt request arrived.

- 1) Show the interrupt mask characters;
- 2) Draw the diagrams for CPU processing these interrupts (10 points)

|    | L1 | L2 | L3 | L4 | L5 |
|----|----|----|----|----|----|
| L1 | 1  | 1  | 1  | 1  | 1  |
| L2 | 0  | 1  | 1  | 1  | 1  |
| L3 | 0  | 0  | 1  | 0  | 1  |
| L4 | 0  | 0  | 1  | 1  | 1  |
| L5 | 0  | 0  | 0  | 0  | 1  |

The procedure of CPU processing these interrupt



Part V  $\,$  Write a program to convert all lowercase letters to uppercase. "MY name is

Joe". (8 points)

STSEG SEGMENT

DB 32 DUP(?)

STSEG ENDS

DTSEG SEGMENT

DATA1 DB 'MY name is Joe'

NUM EQU \$-DATA1

DATA2 DB NUM DUP (?)

DESEG ENDS

CODE SEGMENT

ASSUME CS:CODE, DS:DTSEG, SS:STSEG

START PROC FAR

MOV AX, DTSEG

MOV DS, AX

MOV SI, offset DATA1

MOV BX, offset DATA2

MOV CX, NUM

BACK: MOV AL, [SI]

```
CMP AL, 'a'

JB OVER

CMP AL, 'z'

JA OVER

AND AL, 110111111B

OVER: MOV [BX], AL

INC SI

INC BX

LOOP BACK

MOV AH, 4CH

INT 21H

START ENDP

CODE ENDS
```

Part VI Show the design of an 8255 connection to the PC bus using simple logic gates.

Assume port address 304H as the base port address for the 8255. (7 points)

#### The diagram follows

END START



Part VII Suppose that CPU has 16-bit address pins and 8-bit data pins, access the

memory when  $\overline{MREQ}$  is active low,  $\overline{WR}$  is control signal (low for writing/ high for reading). Using this CPU and RAM (1K x 4), ROM (2K x 8), 74LS138, and several logic gates to build the system satisfy the following requests:

- 1) The assigned address space for ROM is 8000H  $^{\sim}$  87FFH
- 2) The assigned address space for RAM is 8800H  $^{\sim}$  8BFFH How many chips are needed to build the system? Show the diagram. (10 points) One chip of ROM (2K x 8)

Two chips of RAM (1K x 4)



Part VIII(a) Find the control word if PA=out, PB=in, PCO-PC3=in, and PC4-PC7=out.

(b) Program the 8255 to get data from port A and send it to port B. In addition, data from PCO-PC3 is sent to the PC4-PC7.

Use port addresses of 300H-303H for the 8255 chip. (10 points)

The control word is 1000 0011B or 83H.

MOV DX, 303H

MOV AL, 83H

OUT DX, AL

MOV DX, 301H

IN AL, DX

MOV DX, 300H

OUT DX, AL

MOV DX, 302H

IN AL, DX

AND AL, 0FH

MOV CL, 4

ROL AL, CL

OUT DX, AL

### Appendix

#### 8255Control word



Figure 11-12. 8255 Control Word Format (I/O Mode)

(Reprinted by permission of Intel Corporation, Copyright Intel, 1983)

#### 74LS138



Figure 11-8. 74LS138 Decoder (Reprinted by permission of Texas Instruments, Copyright Texas Instruments, 1988)



Figure 11-1. 74LS373 D Latch (Reprinted by permission of Texas Instruments, Copyright Texas Instruments, 1988)